Ajou University repository

Positive Interaction between Charge Trapping and Polarization Switching in Metal-Interlayer-Ferroelectric-Interlayer-Silicon (MIFIS) Ferroelectric Field-Effect Transistor
  • Choi, Hyojun ;
  • Kim, Giuk ;
  • Lee, Sangho ;
  • Shin, Hunbeom ;
  • Lim, Youngjin ;
  • Kim, Kang ;
  • Kim, Do Hyung ;
  • Oh, Il Kwon ;
  • Park, Sang Hee Ko ;
  • Ahn, Jinho ;
  • Jeon, Sanghun
Citations

SCOPUS

0

Citation Export

Publication Year
2024-01-01
Publisher
Institute of Electrical and Electronics Engineers Inc.
Citation
IEEE Electron Device Letters, Vol.45, pp.2351-2354
Keyword
FeFETlarge memory windowlow operation voltagepositive interaction
Mesh Keyword
Charge polarizationCharge-trappingFerroelectric fieldeffect transistors (FeFET)Large memory windowLow operation voltageMemory windowMetal interlayersOperation voltagePolarization switchingPositive interaction
All Science Classification Codes (ASJC)
Electronic, Optical and Magnetic MaterialsElectrical and Electronic Engineering
Abstract
This study employs analytical simulation to illustrate the beneficial correlation between interface trapped charge and spontaneous polarization (PS) switching behavior in the MIFIS gate stack. We found that there is a positive interaction between charge trapping and polarization switching, comprising three sequential processes. 1) In the process of program (erase) operation, electrons (holes) are introduced from the gate metal and are trapped at the interface between the gate interlayer (gate-IL) and the ferroelectric layer. 2) The trapped charge amplifies the electric field across the ferroelectric (FE) layer, subsequently enhancing PS. 3) The increase in PS intensified the induced field on the gate-IL which boosts the charge injection. The three processes are reiterated as previously mentioned. The results indicate that the significant memory window (MW) observed in MIFIS ferroelectric field-effect transistor (FeFET) is a consequence of the combined effect of trapped charges and polarization switching charges, rather than separate contributions. Lastly, with the calibrated simulation model, we provide strategies to improve the device performance in terms of MW and operation speed. The experimental findings and analytic comprehension in this work provide a foundation for future researches on FeFET.
Language
eng
URI
https://dspace.ajou.ac.kr/dev/handle/2018.oak/34479
DOI
https://doi.org/10.1109/led.2024.3466211
Fulltext

Type
Article
Funding
This work was supported in part by the Technology Innovation Program (TIP) under Grant RS-2023-00231985 and Grant RS-2023-00235655 and in part by the Ministry of Science and ICT (MSIT) under Grant RS-2023-00260527.This work was supported by the TIP (RS-2023-00231985, RS-2023-00235655) and MSIT (No. RS-2023-00260527).
Show full item record

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Oh, Il-Kwon  Image
Oh, Il-Kwon 오일권
Department of Intelligence Semiconductor Engineering
Read More

Total Views & Downloads

File Download

  • There are no files associated with this item.