Reduction Method of Circulating Current in Parallel Three-Level Inverters Using Modified Discontinuous Pulse-Width Modulation Based on Interleaving Scheme
This article presents a reduction method of circulating current in parallel three-level inverters using modified discontinuous pulse-width modulation (DPWM) based on an interleaving scheme. The harmonics and current ripple are the same as that of a single inverter with the same current capacity as the parallel system with DPWM. An interleaved DPWM improves the output current quality. However, a circulating current is generated by the asynchronous phase carriers. The circulating current limits the power rating. To alleviate these problems, the proposed method reduces the high-frequency circulating current with switching frequency by 79% even at a high modulation index. The switching sequence and high-frequency circulating current are analyzed to prove the performance of the proposed method. The effectiveness and reliability of the proposed reduction method are compared to the conventional SVM. The validity of the proposed method is verified through simulations and experimental results.
This work was supported in part by the Korea Institute of Energy Technology Evaluation and Planning and the Ministry of Trade, Industry & Energy of the Republic of Korea under Grants 20206910100160 and 20225500000110.