Ajou University repository

A DLL based clock multiplier using rotational DCDL and PRNG for spur reductionoa mark
Citations

SCOPUS

0

Citation Export

DC Field Value Language
dc.contributor.authorNoh, Jinseop-
dc.contributor.authorJee, Dong Woo-
dc.date.issued2019-01-01-
dc.identifier.issn1349-2543-
dc.identifier.urihttps://aurora.ajou.ac.kr/handle/2018.oak/30712-
dc.identifier.urihttps://www.scopus.com/inward/record.uri?partnerID=HzOxMe3b&scp=85065519081&origin=inward-
dc.description.abstractThis paper presents a DLL based clock multiplier with a novel spur reduction technique. By randomly selecting delay line with pseudo random number generator (PRNG), the proposed scheme reduces the output spur due to delay cell mismatches. Rotational digitally controlled delay line (DCDL) is also proposed for seamless generation of clock edges even at random delay line switching. The clock multiplier is designed in 0.18µm CMOS process and achieves 5~11 dB reduction of spur while consuming 169.4µW for 16 MHz. The core area is 0.608mm 2 .-
dc.description.sponsorshipThis work was supported by and the National Research Foundation of Korea grant funded by the Korea government (No. 2015R1C1A1A01051634). The chip fabrication and EDA tool were supported by IDEC, Korea.-
dc.language.isoeng-
dc.publisherInstitute of Electronics Information Communication Engineers-
dc.subject.meshClock multipliers-
dc.subject.meshCMOS processs-
dc.subject.meshDigital DLL-
dc.subject.meshDigitally controlled-
dc.subject.meshLine switching-
dc.subject.meshPRNG-
dc.subject.meshPseudo random number generators-
dc.subject.meshReduction techniques-
dc.titleA DLL based clock multiplier using rotational DCDL and PRNG for spur reduction-
dc.typeArticle-
dc.citation.number3-
dc.citation.titleIEICE Electronics Express-
dc.citation.volume16-
dc.identifier.bibliographicCitationIEICE Electronics Express, Vol.16 No.3-
dc.identifier.doi2-s2.0-85065519081-
dc.identifier.scopusid2-s2.0-85065519081-
dc.identifier.urlhttps://www.jstage.jst.go.jp/article/elex/16/3/16_16.20181022/_pdf/-char/en-
dc.subject.keywordClock multiplier-
dc.subject.keywordDigital dll-
dc.subject.keywordDLL-
dc.subject.keywordPRNG-
dc.subject.keywordSpur reduction-
dc.type.otherArticle-
dc.description.isoatrue-
dc.subject.subareaElectronic, Optical and Magnetic Materials-
dc.subject.subareaCondensed Matter Physics-
dc.subject.subareaElectrical and Electronic Engineering-
Show simple item record

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

 Jee, Dong Woo Image
Jee, Dong Woo지동우
Department of Electrical and Computer Engineering
Read More

Total Views & Downloads

File Download

  • There are no files associated with this item.