Citation Export
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Noh, Jinseop | - |
dc.contributor.author | Jee, Dong Woo | - |
dc.date.issued | 2019-01-01 | - |
dc.identifier.issn | 1349-2543 | - |
dc.identifier.uri | https://aurora.ajou.ac.kr/handle/2018.oak/30712 | - |
dc.identifier.uri | https://www.scopus.com/inward/record.uri?partnerID=HzOxMe3b&scp=85065519081&origin=inward | - |
dc.description.abstract | This paper presents a DLL based clock multiplier with a novel spur reduction technique. By randomly selecting delay line with pseudo random number generator (PRNG), the proposed scheme reduces the output spur due to delay cell mismatches. Rotational digitally controlled delay line (DCDL) is also proposed for seamless generation of clock edges even at random delay line switching. The clock multiplier is designed in 0.18µm CMOS process and achieves 5~11 dB reduction of spur while consuming 169.4µW for 16 MHz. The core area is 0.608mm 2 . | - |
dc.description.sponsorship | This work was supported by and the National Research Foundation of Korea grant funded by the Korea government (No. 2015R1C1A1A01051634). The chip fabrication and EDA tool were supported by IDEC, Korea. | - |
dc.language.iso | eng | - |
dc.publisher | Institute of Electronics Information Communication Engineers | - |
dc.subject.mesh | Clock multipliers | - |
dc.subject.mesh | CMOS processs | - |
dc.subject.mesh | Digital DLL | - |
dc.subject.mesh | Digitally controlled | - |
dc.subject.mesh | Line switching | - |
dc.subject.mesh | PRNG | - |
dc.subject.mesh | Pseudo random number generators | - |
dc.subject.mesh | Reduction techniques | - |
dc.title | A DLL based clock multiplier using rotational DCDL and PRNG for spur reduction | - |
dc.type | Article | - |
dc.citation.number | 3 | - |
dc.citation.title | IEICE Electronics Express | - |
dc.citation.volume | 16 | - |
dc.identifier.bibliographicCitation | IEICE Electronics Express, Vol.16 No.3 | - |
dc.identifier.doi | 2-s2.0-85065519081 | - |
dc.identifier.scopusid | 2-s2.0-85065519081 | - |
dc.identifier.url | https://www.jstage.jst.go.jp/article/elex/16/3/16_16.20181022/_pdf/-char/en | - |
dc.subject.keyword | Clock multiplier | - |
dc.subject.keyword | Digital dll | - |
dc.subject.keyword | DLL | - |
dc.subject.keyword | PRNG | - |
dc.subject.keyword | Spur reduction | - |
dc.type.other | Article | - |
dc.description.isoa | true | - |
dc.subject.subarea | Electronic, Optical and Magnetic Materials | - |
dc.subject.subarea | Condensed Matter Physics | - |
dc.subject.subarea | Electrical and Electronic Engineering | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.