Ajou University repository

DC-Link Capacitor-Current Ripple Reduction in DPWM-Based Back-to-Back Converters
Citations

SCOPUS

50

Citation Export

DC Field Value Language
dc.contributor.authorTcai, Anatolii-
dc.contributor.authorShin, Hye Ung-
dc.contributor.authorLee, Kyo Beum-
dc.date.issued2018-03-01-
dc.identifier.issn0278-0046-
dc.identifier.urihttps://aurora.ajou.ac.kr/handle/2018.oak/29999-
dc.identifier.urihttps://www.scopus.com/inward/record.uri?partnerID=HzOxMe3b&scp=85028541762&origin=inward-
dc.description.abstractThis paper proposes an improved offset selection method for discontinuous-pulse-width-modulation (DPWM)-based back-to-back converters to reduce dc-link current ripple. DPWM is introduced to power converters to diminish the stress on power transistors and prolong their lifespan. However, when using the DPWM method, the dc-link current ripple is increased in nonswitching regions of the power transistors. Moreover, in DPWM-based back-to-back converters, the dc-link current ripple reaches its maximum when the two transistors of both inverters are clamped in opposite directions. Therefore, the dc-link capacitors endure more stress, resulting in decreased life duration. To overcome this issue, the switching method should consider the clamping periods, when the current ripple increases. This can be achieved by modifying the DPWM offset, so that the clamping states of both converters are matched. The effectiveness of the proposed method is confirmed by both simulation and experimental results.-
dc.description.sponsorshipManuscript received January 10, 2017; revised April 30, 2017 and July 6, 2017; accepted August 6, 2017. Date of publication August 25, 2017; date of current version December 15, 2017. This work was supported in part by the Korea Institute of Energy Technology Evaluation and Planning (KETEP) and the Ministry of Trade, Industry & Energy (MOTIE) of the Republic of Korea (No. 20174030201660), and in part by the Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Science, ICT & Future Planning (No. 2016R1A2B4010636). (Corresponding author: Kyo-Beum Lee.) A. Tcai and K.-B. Lee are with the Department of Electrical and Computer Engineering, Ajou University, Suwon 443-749, South Korea (e-mail: anatolii.tcai@gmail.com; kyl@ajou.ac.kr).-
dc.language.isoeng-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.subject.meshBack-to-back-
dc.subject.meshCurrent-ripple reduction-
dc.subject.meshDC links-
dc.subject.meshDPWM-
dc.subject.meshPower conversion-
dc.subject.meshVoltage source inverter-
dc.titleDC-Link Capacitor-Current Ripple Reduction in DPWM-Based Back-to-Back Converters-
dc.typeArticle-
dc.citation.endPage1907-
dc.citation.number3-
dc.citation.startPage1897-
dc.citation.titleIEEE Transactions on Industrial Electronics-
dc.citation.volume65-
dc.identifier.bibliographicCitationIEEE Transactions on Industrial Electronics, Vol.65 No.3, pp.1897-1907-
dc.identifier.doi10.1109/tie.2017.2745453-
dc.identifier.scopusid2-s2.0-85028541762-
dc.identifier.urlhttp://ieeexplore.ieee.org/xpl/tocresult.jsp?isnumber=5410131-
dc.subject.keywordBack to back-
dc.subject.keywordcurrent ripple reduction-
dc.subject.keyworddc link-
dc.subject.keyworddiscontinuous pulse width modulation (DPWM)-
dc.subject.keywordvoltage-source inverter-
dc.type.otherArticle-
dc.description.isoafalse-
dc.subject.subareaControl and Systems Engineering-
dc.subject.subareaElectrical and Electronic Engineering-
Show simple item record

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

 Lee, Kyo-Beum Image
Lee, Kyo-Beum이교범
Department of Electrical and Computer Engineering
Read More

Total Views & Downloads

File Download

  • There are no files associated with this item.