Ajou University repository

Selectively Self-Aligned Sol-Gel Copper Oxide for Large-Area Multi-Valued Logic Devices
  • Baek, Seokhyeon ;
  • Kim, Wonsik ;
  • Lee, Won June ;
  • Choi, Jun Gyu ;
  • Park, Sungjun
Citations

SCOPUS

0

Citation Export

DC Field Value Language
dc.contributor.authorBaek, Seokhyeon-
dc.contributor.authorKim, Wonsik-
dc.contributor.authorLee, Won June-
dc.contributor.authorChoi, Jun Gyu-
dc.contributor.authorPark, Sungjun-
dc.date.issued2024-01-01-
dc.identifier.urihttps://dspace.ajou.ac.kr/dev/handle/2018.oak/34658-
dc.description.abstractRapid expansion of digital information density has led to a growing demand for multi-valued logic (MVL) systems, which aim to minimize energy and time consumption for computations. Heterojunction transistors represent a class of device architectures for MVL circuits; however, partially layered structures can be realized only for vacuum-deposited organic and transferred 2D materials due to the constraints of patterning processes. In this study, a novel CuxO/IGZO heterojunction-based ternary inverter is presented via a sol-gel technique and direct patterning process using a self-assembled monolayer (SAM). This approach allows for a promising alternative to conventional photolithography, with the electrical characteristics of SAM-processed oxide thin-film transistors closely matching those of pristine devices. Structural investigations validate the partially overlapped heterojunction and its smoothness. Depth profiling with x-ray photoelectronspectroscopy highlights an oxidation gradient in CuxO, suggesting enhanced hole introduction at the IGZO interface. This mechanism potentially supports efficient hole transport and negative differential transconductance, foundational for MVL systems. Such advancements signify the potential for solution-processable digital electronics that offer streamlined fabrication at an affordable budget.-
dc.description.sponsorshipS.B. and W.K. contributed equally to this work. This research was funded by the Ministry of Science and ICT (MSIT) (Grant No. IITP\\u20102023\\u20102020\\u20100\\u201001461, RS\\u20102023\\u201000213089, CRC23021\\u2010000, RS\\u20102024\\u201000403639, RS\\u20102024\\u201000403163). This research was funded by the Ministry of Trade, Industry and Energy (MOTIE) (Grant No. P0017805, RS\\u20102022\\u201000154781). This work was funded by the Ministry of Education (MOE) (Grant No. RS\\u20102023\\u201000220077).-
dc.language.isoeng-
dc.publisherJohn Wiley and Sons Inc-
dc.subject.meshDirect-patterning-
dc.subject.meshHeterojunction transistors-
dc.subject.meshLogic systems-
dc.subject.meshMetal-oxide-
dc.subject.meshMulti-valued-
dc.subject.meshMulti-valued logic device-
dc.subject.meshOxide heterojunction transistor-
dc.subject.meshOxide transistors-
dc.subject.meshSol'gel-
dc.subject.meshSol-gel metal oxide transistor-
dc.titleSelectively Self-Aligned Sol-Gel Copper Oxide for Large-Area Multi-Valued Logic Devices-
dc.typeArticle-
dc.citation.titleSmall-
dc.identifier.bibliographicCitationSmall-
dc.identifier.doi10.1002/smll.202407497-
dc.identifier.scopusid2-s2.0-85211809891-
dc.identifier.urlhttp://onlinelibrary.wiley.com/journal/10.1002/(ISSN)1613-6829-
dc.subject.keyworddirect patterning-
dc.subject.keywordmulti-valued logic device-
dc.subject.keywordoxide heterojunction transistor-
dc.subject.keywordself-assembled monolayer-
dc.subject.keywordsol-gel metal oxide transistor-
dc.description.isoafalse-
dc.subject.subareaBiotechnology-
dc.subject.subareaChemistry (all)-
dc.subject.subareaBiomaterials-
dc.subject.subareaMaterials Science (all)-
dc.subject.subareaEngineering (miscellaneous)-
Show simple item record

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Park, Sungjun  Image
Park, Sungjun 박성준
Department of Electrical and Computer Engineering
Read More

Total Views & Downloads

File Download

  • There are no files associated with this item.