Ajou University repository

Hierarchical Request-Size-Aware Flash Translation Layer Based on Page-Level Mapping
Citations

SCOPUS

4

Citation Export

DC Field Value Language
dc.contributor.authorYeo, Dong Bin-
dc.contributor.authorPaik, Joon Yong-
dc.contributor.authorChung, Tae Sun-
dc.date.issued2019-06-30-
dc.identifier.issn0218-1266-
dc.identifier.urihttps://dspace.ajou.ac.kr/dev/handle/2018.oak/30363-
dc.description.abstractOwing to the increasing Internet population, there has been an explosion in the amount of digital data generated and also an increase in data complexity. This trend is called big data paradigm. As the Internet of Things (IoT) takes center stage, the growth of data will continue to increase. Therefore, the demand for mass storage devices that have high access speed is increasing. Industry has been paying attention to flash memories that can process large amounts of data at high speed. It will be a good alternative for storing and processing ever-increasing amounts of data because of low power consumption, high shock resistance, portability and fast access speed. However, the write speed is about 10-20 times slower than the read speed in flash memory. In addition, write operations are not allowed to be performed with in-place updates. Garbage collection mechanism is proposed in order to solve the problem incurred by the not-in-place update property of write operations. However, garbage collection mechanism unavoidably causes overhead of additional internal operations, which leads to performance degradation. In this paper, to prevent performance degradation caused by garbage collection, we propose a request-size-aware flash translation layer (RSaFTL) and a hierarchical request-size-aware flash translation layer (HiRSaFTL). They are designed based on page-level address translation. In RSaFTL and HiRSaFTL, page-sized data with high temporal locality cluster into a special area called active blocks by exploiting the property of realistic traces. As a result of the experiments, RSaFTL and HiRSaFTL reduce the number of pages migrated during garbage collections by up to 17.9% and 21.3%, respectively, compared with pure page-level flash transition layer.-
dc.description.sponsorshipThis research was partially supported by Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Education (2016R1D1A1B03934129) and the Ajou University research fund.-
dc.language.isoeng-
dc.publisherWorld Scientific Publishing Co. Pte Ltd-
dc.subject.meshFile systems-
dc.subject.meshFlash transition layer-
dc.subject.meshFlash translation layer-
dc.subject.meshInternet of thing (IOT)-
dc.subject.meshLarge amounts of data-
dc.subject.meshLow-power consumption-
dc.subject.meshPerformance degradation-
dc.subject.meshStorage systems-
dc.titleHierarchical Request-Size-Aware Flash Translation Layer Based on Page-Level Mapping-
dc.typeConference Paper-
dc.citation.titleJournal of Circuits, Systems and Computers-
dc.citation.volume28-
dc.identifier.bibliographicCitationJournal of Circuits, Systems and Computers, Vol.28-
dc.identifier.doi10.1142/s0218126619501172-
dc.identifier.scopusid2-s2.0-85053165673-
dc.identifier.urlhttps://www.worldscientific.com/worldscinet/jcsc-
dc.subject.keywordfile system-
dc.subject.keywordFlash memory-
dc.subject.keywordflash translation layer-
dc.subject.keywordstorage systems-
dc.description.isoafalse-
dc.subject.subareaHardware and Architecture-
dc.subject.subareaElectrical and Electronic Engineering-
Show simple item record

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Chung, Tae-Sun Image
Chung, Tae-Sun정태선
Department of Software and Computer Engineering
Read More

Total Views & Downloads

File Download

  • There are no files associated with this item.